High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip

ebook Computer Architecture and Design Methodologies

By Zheng Wang

cover image of High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip

Sign up to save your library

With an OverDrive account, you can save your favorite libraries for at-a-glance information about availability. Find out more about OverDrive accounts.

   Not today

Find this title in Libby, the library reading app by OverDrive.

Download Libby on the App Store Download Libby on Google Play

Search for a digital library with this title

Title found at these libraries:

Library Name Distance
Loading...
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. 
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip